

|              | Foreword                                                                                                                                                                                                   |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | <ul> <li>This presentation is an introduction to a set of presentations<br/>about server architectures.</li> <li>They are based on the following book:</li> </ul>                                          |
|              | Serveurs Architectures: Multiprocessors, Clusters,<br>Parallel Systems, Web Servers, Storage Solutions<br>René J. Chevance<br>Digital Press December 2004 ISBN 1-55558-333-4<br>http://books.elsevier.com/ |
|              | This book has been derived from the following one:                                                                                                                                                         |
|              | Serveurs multiprocesseurs, clusters et<br>architectures parallèles<br>René J. Chevance<br>Eyrolles Avril 2000 ISBN 2-212-09114-1<br>http://www.eyrolles.com/                                               |
|              | The English version integrates a lot of updates as well as a new chapter on Storage Solutions.                                                                                                             |
| Page 2       | Contact: <u>www.chevance.com</u> rjc@chevance.com                                                                                                                                                          |
| © RJ Chevanc | 0                                                                                                                                                                                                          |







































|            | Adv            | vantages and disadva                                                                                                   | antages of Cluster arc                                                                                                               | hitecture |
|------------|----------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|
|            | Advan Cluste   | ntages and Disa<br>er Approach                                                                                         | advantages of th                                                                                                                     | e         |
|            | Г              | Advantages                                                                                                             | Disadvantages                                                                                                                        |           |
|            | 1              | High intrinsic availability                                                                                            | Multiprocessor effectiveness limited                                                                                                 |           |
|            |                | (independence of the nodes);                                                                                           | (compared to SMP)                                                                                                                    |           |
|            | ę              | Simple hardware implementation;                                                                                        | Implies the need for changes to the<br>OS (making Single System Image<br>more difficult);                                            |           |
|            |                | Application-level compatibility with                                                                                   | Applications must be modified to take                                                                                                |           |
|            | l              | uniprocessors and multipro cessors;                                                                                    | advantage of cluster performance<br>increase (i.e. to give the application the<br>ability to exploit several nodes<br>concurrently). |           |
|            | <br> <br> <br> | Increase in performance for DBMS<br>(OLTP if there are few interactions<br>between nodes, Decision Support<br>always); | In practice, for commercial computing,<br>the only software ported to clusters has<br>been DBMS's (e.g. Oracle, DB2, SQL<br>Server); |           |
|            | I              | Easy integration of new technologies (processors and OS versions);                                                     | The standards for writing parallel<br>programs are still in their early stages;                                                      |           |
|            | -              | Transparent sharing of "clusterized" resources;                                                                        | The upper limit to the size of a cluster<br>is only of the order of ten<br>interconnected systems;                                   |           |
|            | 1              | Ease of maintenance.                                                                                                   | Difficulties administering the cluster.                                                                                              |           |
| Page 22    | , L            |                                                                                                                        |                                                                                                                                      |           |
| © RJ Cheva | ince           |                                                                                                                        |                                                                                                                                      |           |





| in a        | a 64-                  | node svster                                 | n (sourc |           | )41)                                    |                  | 1 N S U S                             |
|-------------|------------------------|---------------------------------------------|----------|-----------|-----------------------------------------|------------------|---------------------------------------|
|             |                        |                                             | -        |           | , . <u>.</u> .                          |                  |                                       |
|             | (                      | Criterion                                   | Bus      | -<br>Ring | 2D Mesh                                 | Hypercube<br>(6) | Fully                                 |
|             |                        | Total bandwidth                             | 1        | 64        | 112                                     | 192              | 2 01                                  |
| Ba          | ndwidth                | Bisection BW                                | 1        | 2         | 8                                       | 32               | 1 02                                  |
|             |                        | Port by switch                              | N/A      | 3         | 5                                       | 7                | 6                                     |
| Co          | ost                    | Total number of links                       | 1        | 128       | 176                                     | 256              | 2 08                                  |
|             |                        |                                             |          |           |                                         |                  |                                       |
| ■ Ch<br>(sc | aract                  | teristics of S<br>[GAL97])                  | GI's Spi | der inte  | rconne                                  | ct netwo         | ork                                   |
| Ch<br>(sc   | aract<br>ource         | teristics of S<br>[GAL97])                  | GI's Spi | der inte  | rconne<br><sup>5) Bised</sup>           | Ct netwo         | ork<br>B/s)                           |
| Ch<br>(sc   | oaract<br>ource<br>Nut | teristics of S<br>[GAL97])<br>nber of nodes | GI's Spi | der inte  | rconne<br>Bisec                         | Ct netwo         | <b>B/s)</b><br>6.4                    |
| Ch<br>(sc   | oaract<br>Durce<br>Nui | teristics of S<br>[GAL97])<br>nber of nodes | GI's Spi | der inte  | rconne(<br>6) Bise(<br>118              | ct netwo         | B/s)<br>6.4<br>12.8                   |
| Ch<br>(sc   | naraci<br>Durce<br>Nui | teristics of S<br>[GAL97])<br>mber of nodes | GI's Spi | der inte  | rconne<br>6) Bised<br>118<br>156<br>274 | Ct netwo         | B/s)<br>6.4<br>12.8<br>51.2<br>2005 0 |

















| Summary of                                                   | the characteristics                                                                                          | s of SMP, Cluster ar                                                                             | nd MPP Systems                                                                                                   |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Characteristics                                              | SMP                                                                                                          | Cluster                                                                                          | MPP                                                                                                              |
| Acceleration (speed up) or<br>Increase (scale up)            | Scale Up                                                                                                     | Scale Up                                                                                         | Speed Up                                                                                                         |
| Load-balancing                                               | Implicit                                                                                                     | Requires software intervention                                                                   | Requires software intervention                                                                                   |
| High availability                                            | Typically not                                                                                                | Principal objective                                                                              | Possible (is generally not an<br>objective)                                                                      |
| Large configura tions (100 processors and beyond)            | Limited availabil ity in commodity<br>technology; proprietary hardware is<br>needed for large configurations | Limited by the characteristics of the<br>interconnect network (often of<br>commodity technology) | Principal objective (custom<br>interconnect network)                                                             |
| Single System Image                                          | Complete (by definition)                                                                                     | Limited                                                                                          | Limited                                                                                                          |
| Resource Sharing                                             | All (including the memory and the<br>operating system)                                                       | Limited (typically discs and network connections)                                                | Limited (typically just network connections)                                                                     |
| Programming                                                  | Single process or multiple<br>processes and threads allowing<br>exploitation of parallelism                  | Custom programming necessary<br>insofar as the objective is to exploit<br>parallelism            | Custom programming necessar<br>order to exploit parallelism (a m<br>crucial issue for MPPs than for<br>clusters) |
| Flexibility in integrating different generation technologies | Very limited                                                                                                 | Yes                                                                                              | Limited                                                                                                          |
| Ease of maintenance                                          | Limited (often implies first stopping the system)                                                            | Easy (no need to stop the system)                                                                | Easy (no need to stop the syste                                                                                  |













| References                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                        |
| [CAP02] Franck Cappello et al. « Calcul Global et Pair à Pair »<br>http://www.lri.fr                                                                                   |
| [GAL97] Mike Galles, «Spider: A High Speed Network Interconnect»,<br>IEEE Micro, January/February 1997, pp. 34-39                                                      |
| [FOS03] Ian Foster (Ed.), Carl Kesselman (Ed.) "The Grid 2 – Blue Print for a<br>New Computing Infrastructure"<br>2nd Edition, Morgan Kaufmann Publisher December 2003 |
| [IBM03] IBM Report "IBM e Server pSeries SP Switch and SP Switch2<br>Performance"                                                                                      |
| February 2003, available on IBM Web site<br>[PAT04] David A. Patterson, John L. Hennessy, Computer Organization &                                                      |
| Design: The Hardware/Software Interface<br>Morgan Kaufmann, San Mateo, Third Edition 2004                                                                              |
| [SWE02] Mark Sweiger "Scalable Computer Architectures for Data<br>Warehousing"<br>www.clickstreamconsulting.com                                                        |
| Page 41                                                                                                                                                                |
| © KJ Chevance                                                                                                                                                          |

